u-boot/arch/arm/mach-socfpga/include/mach
Dinh Nguyen a45526aaa0 arm: socfpga: set the mpuclk divider in the Altera group register
The mpuclk register in the Altera group of the clock manager
divides the mpu_clk that is generated from the C0 output of the main
pll.

Without this patch, the default value of the register is 1, so the mpuclk
will always get divided by 2 if the correct value is not set. For example,
on the Arria5 socdk board, the MPU clock is only 525 MHz, and it should be
1.05 GHz.

Signed-off-by: Dinh Nguyen <dinguyen@kernel.org>
2017-02-08 02:19:11 +01:00
..
base_addr_a10.h ARM: socfpga: arria10: add base address map for Arria10 2015-11-30 13:30:19 +01:00
base_addr_ac5.h ARM: socfpga: rename the cyclone5 and arria5 base address file 2015-11-30 13:30:19 +01:00
boot0.h ARM: socfpga: Add boot0 hook to prevent SPL corruption 2016-12-06 01:45:56 +01:00
clock_manager.h arm: socfpga: set the mpuclk divider in the Altera group register 2017-02-08 02:19:11 +01:00
fpga_manager.h ARM: socfpga: move SoC headers to mach-socfpga/include/mach 2015-05-07 05:21:15 +02:00
freeze_controller.h ARM: socfpga: move SoC headers to mach-socfpga/include/mach 2015-05-07 05:21:15 +02:00
gpio.h ARM: socfpga: move SoC headers to mach-socfpga/include/mach 2015-05-07 05:21:15 +02:00
nic301.h ARM: socfpga: move SoC headers to mach-socfpga/include/mach 2015-05-07 05:21:15 +02:00
reset_manager.h arm: socfpga: Define NAND reset bit 2015-12-22 21:30:02 +01:00
scan_manager.h arm: socfpga: scan: Add code to get FPGA ID 2015-08-08 14:14:30 +02:00
scu.h ARM: socfpga: move SoC headers to mach-socfpga/include/mach 2015-05-07 05:21:15 +02:00
sdram.h ddr: altera: Configuring SDRAM extra cycles timing parameters 2016-10-27 08:03:07 +02:00
system_manager.h arm: socfpga: fix up a questionable macro for SDMMC 2015-12-20 03:44:56 +01:00
timer.h ARM: socfpga: move SoC headers to mach-socfpga/include/mach 2015-05-07 05:21:15 +02:00